# **Dynamic Characteristics of DC-DC Converter** with Novel Digital Peak Current-Injected Control

Fujio Kurokawa<sup>1</sup>, Junya Sakemi<sup>1</sup>, Shohei Sukita<sup>1</sup>, Yuichiro Shibata<sup>1</sup>, Masato Soejima<sup>1</sup>, Tomonori Yokoyama<sup>2</sup>, Masahiro Sasaki<sup>3</sup> and Yasuhiro Mimura<sup>3</sup>

> <sup>1</sup> Nagasaki University, 1-14 Bunkyo-machi, Nagasaki, 852-8521 Japan
>  <sup>2</sup> Tokyo Denki University, 2-2 Kandanishiki, Chiyoda-ku, Tokyo, 101-0054 Japan
>  <sup>3</sup> Shindengen Electric Mfg. Co., Ltd., Hanno-shi, 357-8585 Japan E-mail: fkurokaw@nagasaki-u.ac.jp

Abstract —This paper presents the dynamic characteristics of the proposed digital control current mode dc-dc converter. In the proposed novel digital control circuit, the peak currentinjected control is realized using the combination of the simple dual A-D signal converter and the programmed delay circuit. In 100kHz digitally controlled dc-dc converter, it is seen in simulation that the proposed method has no overshoot of the output voltage and the convergence time that the output voltage is settled to steady-state is only 151µs. The difference between the transient time of the proposed circuit and that of the conventional method is an order of magnitude. Furthermore, the ratio of resolution of the DPWM generator against the output voltage is 0.27% and is satisfied to apply the commercial power supply unit.

### I. INSTRODUCTION

The telecommunications and data communications systems consist of the telecommunications equipment, data communications equipment, data transmitter/receiver, power supply and so forth in the communications building. Recently, in this field, the power supply system requires the high performance characteristics, high energy management function, smart networking function, high reliability and small size more. However, since the power supplies are usually controlled by the analog circuit, it is difficult to solve these problems. Therefore, the digital control techniques have been growing to apply to these switching power supplies [1]-[5]. The central research target of digital control circuit is to improve the dynamic characteristics because the conversion time of the A-D converter and the processing time of the digital controller exert a bad influence upon the dynamic characteristics. In this case, we think that two solutions are considered. One solution is to add the feedforward control loop and digital peculiar circuit [6]. Another solution is to add the other feedback control loop and also digital peculiar circuit. Not only the output voltage but also input voltage, switch/reactor current or/and output current are detected to perform these controls as shown in Fig. 1. Conventionally, it seems that the feedback loop has the disadvantage because there is essentially a delay time in the digital control. At an example, the current mode dc-dc converter is useful in order

to perform the superior dynamic characteristics. However, these studies have focused on sensing the delayed average value of the switch/reactor current because it is very difficult to sample the data of accurate peak point of switch/reactor current at the real time. Therefore, it has been reported that the peak point is estimated from the slope of reactor current, but there has been no study that tried to detect the peak value of reactor/switch current at real time.

This paper presents the dynamic characteristics of proposed novel digital control dc-dc converter [7] which is able to detect the peak switch current of the high frequency switching dc-dc converter at real time. In this proposed digital control circuit, the peak current-injected control is realized using the combination of the simple dual analog-todigital signal converter and the programmable delay circuit.



Fig. 1. Detected parameters for digital control circuit of dc-dc converter.

## II. CIRCUIT CONFIGURATION AND OPERATION PRINCIPLE

Figure 2 shows the configuration of proposed future digital power supply and monitoring system to increase the reliability of the telecommunications and data communications equipment in the communications building. In this system, all switching power supplies are controlled by the monitor station and the energy can be saved easily. The data of not only telecommunications and communications equipments but also power supply are transferred to the remote operation center in detail via the data transmitter/receiver.



Fig. 2. Configuration of proposed digital control power supply and monitoring system.



Fig. 3. Digital control dc-dc converter with novel digital peak current-injected control.



Fig. 4. Proposed digital control circuit.

Figure 3 shows the circuit configurations of digitally controlled dc-dc converter. In this circuit,  $E_i$  is the input voltage,  $e_0$  is the output voltage,  $i_0$  is the output current, D is the fly wheel diode, C is the output smoothing capacitor, R is the load, L is the energy storage reactor,  $T_r$  is the main switch,  $i_{tr}$  is the switch current and  $E_0^*$  is the constant reference voltage. The switch current  $i_{Tr}$  is detected as the voltage  $e_s$  by a sensing resistor  $R_s$ . The output voltage  $e_0$  and the switch current  $i_{Tr}$  are detected and are sent to the digital control circuit as shown in Fig. 4.

Figure 4 shows the proposed high performance digital control circuit which will be used in the near future system as shown in Fig. 2. The function of this circuit is divided into the average voltage detector and peak current detector. The average voltage detector is composed of the pulse code analog-to-digital (PC A-D) converter #1, PC A-D converter #2, Counter #1, Counter #2 and PID control portion. Sysam is the clock pulse.  $S_1$  and  $S_2$  are signal against the output voltage  $e_0$  and the constant reference voltage  $E_0^*$ , respectively.  $N_{RM}$  is the calculated results in the PID control portion. The peak current detector is composed of the PC A-D converter #3, PC A-D converter #4, programmable delay circuit and DPWM generator. S<sub>csam</sub> is the clock pulse.  $S_{csam}^*$  is the delayed signal by  $S_{csam}$ .  $E_c$  is the constant voltage against the peak current.  $e_{\rm S}$  is the voltage against the switch current i<sub>Tr</sub>. Ses and Sep are signal against es and Ec.  $S_{on}$  is signal against the on time of the main switch  $T_r$ .

For example, the configuration of the PC A-D converter #1 is shown in Fig. 5. The PC A-D converter consists of the CR integrator and transistor switch to reset the ramp voltage. The configuration is very simple. Moreover, as shown in Fig. 4, since the dual PC A-D converter is used in the average voltage detector and the peak current detector, respectively, the influence of temperature, noise and so forth are rejected.

The configuration of a programmable delay circuit is shown in Fig. 6. The delay buffers  $\#1 \sim \#J$  are performed to generate the programmed delay signal  $S_{csam}^*$  by N<sub>RM</sub>. This N<sub>RM</sub> is the output value of the calculated result with PID control portion.

Figure 7 shows operation principle of the dual PC A-D converter in average voltage detector. In this figure,  $S_{vsam}$  is the clock pulse and  $S_{TS}$  is the start signal corresponding to the switching period, the output voltage  $e_0$  of dc-dc converter and the constant reference voltage  $E_0^*$  are converted into the Ramp Voltage #1 and Ramp Voltage #2. They are compared with the threshold voltage  $V_{thv}$  of PC A-D converter #1 and #2, and converted into  $S_1$  which is corresponding to the Ramp voltage #1 and  $S_2$  which is corresponding to the Ramp voltage #2. In addition,  $S_1$  is counted by the Counter #1, and converted into  $N_{eo}$ .  $N_{eo}$  is represented as follows;

$$N_{eo} = S_{vsam} \tau_v \ln \left( \frac{e_o}{e_o - V_{thv}} \right)$$
(1)

where  $\tau_v$  is the time constant of CR integrator. Moreover,  $E_0^*$  is converted into the  $N_{E0}^*$  as well as  $N_{e0}$ .



Fig. 5. PC A-D converter.



Fig. 6. Programmable delay circuit



Fig. 7. Operation principle of dual PC A-D converter in average voltage detector.



Fig. 8. Operation principle of dual PC A-D converter in peak current detector.

The difference of these values is calculated by the PID control portion. The output value  $N_{RM}$  of the calculated result with PID control portion is sent to the delay circuit and this calculated result  $N_{RM}$  decides the delay time  $T_D$  of programmable delay circuit as shown in Fig. 6.

$$\Gamma_{\rm D} = T_{\rm DSEL} N_{\rm RM} \tag{2}$$

where  $T_{DSEL}$  is the delay time of teach delay buffer shown in Fig. 6.

Figure 8 shows operation principle of dual PC A-D converter in peak current detector. S<sub>csam</sub> is the clock pulse.  $T_D$  is Eq. (2).  $t_{Ec}$  is time when the ramp voltage #4 reaches the threshold voltage V<sub>thc</sub>. The delayed signal S<sub>csam</sub>\* of the programmable delay circuit generates the start signal of the ramp voltage #4 of PC A-D converter #4 during each divided short period  $T_{SD}$  of the switching period  $T_{S}$ . The ramp voltage #4 is increased from this point of time and the pulse signal Sep is generated when it reaches the threshold voltage V<sub>thc</sub>. The ramp waveform is generated by the simple CR integrator as shown in Fig. 5 and the ramp voltage #4 is corresponding to the constant voltage E<sub>c</sub> in the PC A-D convert #4 of peak current detector. In the PC A-D converter #3, the ramp voltage #3 corresponding to the switch current iTr is increased during each divided period TSD and Ses is generated as well as Sep. In this case, the start time has no delay against the clock pulse Scsam

Figure 9 shows operation principle of peak current detector. When  $e_s$  is larger than the constant voltage  $E_c$ ,  $S_{es}$  is generated at the early time against  $S_{ep}$  during some divided period  $T_{SD}$ . At the same instant, the signal of the digital PWM (DPWM) generator directs the main switch  $T_r$  to turn off and the signal  $S_{on}$  against the on time interval  $T_{on}$  is decided.

As a consequence, the peak current-injected control is realized by the simple A-D converter and programmable delay circuit.

#### III. RESOLUTION OF OUTPUT VOLTAGE

Next, the resolution against the output voltage of the DPWM generator will be discussed.

In Figs. 6 and 9, T<sub>D</sub> is represented as follows;

$$T_{D} = T_{DSEL} \{ N_{B} - K_{P} (N_{eo} - N_{Eo}^{*}) - K_{I} \sum N_{I} - K_{D} N_{D} \}$$
(3)

where N<sub>B</sub> is bias value, is the desired value N<sub>Eo</sub><sup>\*</sup> in the P control and K<sub>P</sub> is the proportional coefficient, respectively. N<sub>D</sub> is multiplied by the differential coefficient K<sub>D</sub> and K<sub>D</sub> N<sub>D</sub> is generated at the multiplier.  $\Sigma N_I$  is also multiplied by the integral coefficient K<sub>I</sub>. In this case, N<sub>INT</sub> is the predetermined reference value in the I control and corresponds to the desired output voltage of the dc-dc converter.

When the ramp voltage #4 reaches the threshold voltage  $V_{\text{thc}}$ , the following relation is obtained.

$$t_{E_{C}} = t(E_{c}) = \tau_{c} \ln \left( \frac{E_{c}}{E_{c} - V thc} \right)$$
(4)

Assuming that the small variation  $\Delta e_{pv}$  of the peak value  $e_p$  of Ramp voltage #3 is caused at the voltage  $E_c$ , the following equation is obtained:

$$\Delta e_{\rm pv} = -\left(\frac{E_{\rm c}}{\rm Vthc} - 1\right) \frac{E_{\rm c} T_{\rm DSEL}}{\tau_{\rm c}} \Delta N_{\rm R} = -K_{\rm DA} \Delta N_{\rm R}$$
<sup>(5)</sup>

where

$$K_{DA} = \left(\frac{E_c}{V_{thc}} - 1\right) \frac{E_c T_{DSEL}}{\tau_c}$$
(6)

where  $\tau_c$  is the time constant of CR integrator.

In Fig. 8, the following relation is obtained because the peak value  $e_p$  of ramp voltage #2 is corresponding to  $e_s$ .

$$\frac{T_{on}}{T_s} = \frac{2f_s L}{A_{cc}R_s(E_i - E_o)} \left(e_p - A_{cc}R_s I_{Tr}\right)$$
(7)

where  $A_{cc}$  is the gain of amplifier of current detector and  $f_s$  is the switching frequency.

In the DC-DC converter in Fig. 3, assuming that the small variation  $\Delta E_0$  in  $E_0$  and  $\Delta T_{on}$  in  $T_{on}$  are caused by the small variation  $\Delta I_0$  in  $I_0$ , the following equation is obtained:

$$\Delta E_{o} = \frac{\Delta T_{on}}{T_{s}} E_{i} - r\Delta I_{o}$$
(8)

where r is the internal loss of the dc-dc converter.

Considering Equations (5), (7) and (8), the following equation is represented, the resolution of the DPWM generator against the output voltage is obtained as follows;

$$\left|\frac{\Delta E_{o}}{\Delta N_{RM}}\right| = \frac{2f_{s}LE_{i}}{\left(1 + \frac{r}{R}\right)A_{cc}R_{S}\left(E_{i} - E_{o}^{*}\right) + 2f_{s}LE_{i}A_{cc}\frac{R_{s}}{R}}K_{DA}$$
(9)

## IV. SIMULATED RESULTS

Figures 10 and 11 show the simulated transient response of the conventional and proposed control dc-dc converters in step change of the load resistor R from  $10\Omega$  to  $5\Omega$ , taking K<sub>I</sub> as parameter. The simulator is PSIM. The switching frequency is 100kHz, L is  $188\mu$ H, C is  $100\mu$ H and E<sub>i</sub> is 20V.

In Figs. 10(a) through (c), the superior transient response of conventional circuit is obtained in case of  $K_I$ =0.01 as shown in Fig. 10(b). The undershoot of output voltage, the overshoot of reactor current and transient time of the output voltage are over than 6.0%, 42% and 1,016µsec, respectively. It is not so good characteristics because there is no current detector in Fig. 4. The transient time is too long and the overshoot of reactor current is large.



Fig. 9. Operation principle of peak current detector.







Fig. 12 Relationship between resolution of the DPWM generator and time delay  $T_{\mbox{DSEL}}$  of delay buffer.

In Figs. 11(a) (b) and (c), the circuit parameters are the same as those of Fig. 10. The superior transient response of proposed circuit is obtained in case of  $K_I$ =0.18 as shown in Fig. 12(b). The undershoot of output voltage, the overshoot of reactor current and transient time of the output voltage are less than 2.8%, 18% and 151µsec, respectively. When  $K_I$  is equal to 0.4, it is seen that the difference between the transient time of the proposed circuit and that of the conventional method is two orders of magnitude.

Figure 12 shows the relationship between the resolution of the DPWM generator and time-delay T<sub>DSEL</sub> of delay buffer. The symbol of closed circle denotes the simulation results and the line shows the calculated results by Eq. (9). It is seen in this figure that the resolution of the DPWM generator is proportional to time delay T<sub>DSEL</sub> of delay buffer. Further, it is revealed that these simulated values agree well with the calculated ones. The time delay of delay buffer in the proposed circuit is set at 0.10ns. Therefore the resolution against the output voltage of the DPWM generator is 0.054 from Eq. (9) as shown in this figure. Moreover, K<sub>DA</sub> becomes 0.1195 by Eq. (6). In this case,  $f_s=100$ kHz,  $E_i=20$ V,  $E_0$ \*=5V, r=0.165Ω, R=5 Ω,  $R_s$ =0.05 Ω, L=188µH, C=100µF,  $A_{cc}=200$ .  $E_c=11V$ ,  $V_{thc}=1.71V$ ,  $\tau_c=50$ nsec. So, the ratio of resolution of the DPWM generator is 0.27% against the output voltage.

## V. CONCLUSION

The dynamic characteristic of proposed novel digital peak current-injected control dc-dc converter is discussed.

As a result, it is clarified that the transient time is suppressed to within 151µsec and this result is approximately 85% smaller than the conventional digital control dc-dc converter. The undershoot of output voltage is suppressed to within 2.8% and this result is approximately 53%, the overshoot of reactor current is suppressed to within 18% and this result is approximately 57% small than that of the conventional control method. Furthermore, the ratio of resolution of the DPWM generator against the output voltage is 0.27% and is satisfied to apply the commercial power supply unit.

We confirm that these results are useful to realize the next generation model of the switching power supply.

This work is supported in part by the Grant-in-Aid for Scientific Research (No.21360134) of JSPS (Japan Society for the Promotion of Science) and the Ministry of Education, Science, Sports and Culture.

## References

- L. Guo, J. Y. Hung and R. M. Nelms: "PID controller modifications to improve steady-state performance of digital controllers for buck and boost converters," Proc. of IEEE Applied Power Electronics Conference, no.9.3, pp. 381-388, March 2002.
- [2] W. E. Bury, D. Czarkowski, J. Dzieza, S. Lewis and S. Ramamurthy: "DSP H∞ controller for a variable output dc-dc converter: design and implementation," Proc. of IEEE

International Telecommunications and Energy Conference, pp. 415-420, Oct. 2002.

- [3] D. Maksimovic, R. Zane and R. Erickson: "Impact of digital control in power electronics," Proc. of International Symposium on Power Semi-conductor Devices & ICs, Kitakyushu, pp. 13-22, May 2004.
- [4] O. Garcia, P. Zumel, A. de Castro, J. A. Cobos and J. Uceda: "An automotive 16 phases dc-dc converter," IEEE Power Electronics Specialists Conference Record, pp.350-355, June 2004.
- [5] J. Li, F. C. Lee and Y. Qiu:"New digital control architecture

eliminating the need for high resolution DPWM," IEEE Power Electronics Specialists Conference Record, pp.814-819, June 2007.

- [6] F. Kurokawa, S. Sukita and J. Sakemi: "A New Multi-Loop Digital Control DC-DC Converter," Proc. of IEEE International Telecommunication Energy Special Conference, pp. 1-5, May 2009.
- [7] F. Kurokawa, S. Sukita, Y. Shibata, T. Yokoyama, M. Sasaki and Y. Mimura: "A new digital control dc-dc converter with peak current-injected control," Proc. of the IEEE 30<sup>th</sup> International Telecommunications Energy Conference, pp.626-630, Sep. 2008.