# A Power Efficiency Improvement Technique for A Bi-Directional Dual Active Bridge DC-DC Converter at light load

Mika Takasaki, Yoichi Ishizuka, Tamotsu Ninomiya Nagasaki University Graduate school of engineering Nagasaki, Japan {bb52112218@cc., isy2@, ninomiya@}nagasaki-u.ac.jp Yutaka Furukawa Koga System Works Saga, Japan frkw@kogasw.com

Toshiro Hirose Nishimu Electronics Industries Co.,Ltd. Saga Plant Saga, Japan hirose@nishimu.co.jp

Abstract- Recently, the bi-directional dc-dc converter has been focused on because of the huge demand for diversification of power supply network including battery. The dual active bridge (DAB) dc-dc converter is one of the most popular circuits for bi-directional applications because of its simple structure. However, power efficiency at light load is the intrinsic problem of a bi-directional DAB DC-DC converter. In this paper, the simple solution with digital operation for the problem is proposed and experiments are performed with 1kW system. This method can reduce a switching surge without other circuits such as snubber and improve power efficiency at light load. Therefore it can reduce loss of switching surge and, improve power efficiency. From the results, 37% maximum power efficiency improvement at light load is confirmed. Furthermore, this method is capable of control in the conventional method in the heavy load range. Consequently, it is possible to reduce the switching surge and realize high power efficiency in a wide load range.

## I. INTRODUCTION

Recently, the bi-directional dc-dc converter has been focused on because of the huge demand for diversification of power supply network including battery. The DAB dc-dc converter is one of the most popular circuits for bidirectional applications because of its simple structure [1-6]. However, a switching surge and power efficiency at light load condition is the intrinsic problem [4].

Some research have been done to solve the problem, for instance, use of resonant type converter with snubber circuit [1], silicon carbide (SiC) power device and new magnetic

materials [2], Quasi-ZCS operation with LC filter [3], and converter linked through superposition in additive polarity in series[4].

This paper proposes a simple solution for power efficiency improvement with digital operation. This method can improve power efficiency due to reduce a switching loss without adding other circuits such as snubber.

# II. CONVENTIONAL OPERATION OF A DAB DC-DC CONVERTER

Fig. 1 shows the circuit schematic of the basic DAB dcdc converter. Fig. 2 shows the operating waveforms with the conventional operation [5]. In the conventional operation, the output power is operated by the phase-shift shown as  $\varphi$ between the primary voltage  $v_P$  and secondary voltage  $v_S$  of transformer. Fig. 3 shows the phasor diagram.  $V_P$ ,  $V_S$ ,  $V_L$ , and *I* are phasor symbols for  $v_P$ ,  $v_S$ ,  $v_L$ , *i*, respectively. When



Figure 1. The circuit schematic of DAB dc-dc converter.



(a) light load; (b) heavy load.

 $V_{\rm S}$  is lagging  $V_{\rm P}$  in power running mode (Fig. 3 (a) and (b)), and when  $V_{\rm S}$  is leading  $V_{\rm P}$ , it is operated in power regenerative mode (Fig. 3 (c)).

The output power  $P_{o}$  can be obtained as

$$P_o = \frac{V_{in}V_{out}}{\omega L}\varphi(1-\frac{\varphi}{\pi}).$$
 (1)

The output power can be controlled with the phase difference  $\varphi$ . The waveform of the current *i* is changed by the load condition. In this paper, current *i* crossed the zero line in the state 2 is defined as a light load, and current *i* crossed the zero line in the state 1 is defined as a heavy load as shown in Fig. 2.

#### III. INTRINSIC SURGE PROBLEM OF A DAB DC-DC CONVERTER

Well known problem of a DAB DC-DC converter is switching surge in the light condition. It is caused by the reverse recovery effect of the diode. Fig. 4 shows  $\varphi - P_o$ . The switching surge occurs at hard switching range of this figure.

Fig. 5 shows the generation mechanism of switching surge when  $V_{in} > V_{out}$ . The surge voltage occurs in the transition from state 1 (3) to state 2 (4), repeatedly.  $C_d$  is the parasitic capacitance of diode which is connected in parallel with the ideal diode, and  $L_{wire}$  is parasitic reactance. At the light load condition, the diodes  $D_4$  is conducting in state 1. Then the switches  $Q_3$  is turned on when state changes from state 1 to state 2. At this instantaneous moment, the



Figure 3. Phasor diagram[1]: (a) power running mode (light load); (b) power running mode (heavy load); (c) power regenerative mode.





Commonly, to protect the switches from the switching surge, snubber circuit are applied [2]. However, the power loss at the snubber circuit can't be ignored at the light load condition. The other way, the resonant converter type is also popular, but the additional components are needed.



Figure 5. The generation mechanism of switching surge.

### IV. PROPOSED OPERATION METHOD

We have proposed the software-based compensation method for basic DAB bi-directional dc-dc converter which can be reduce the switching surge at the light load, without any of additional circuits such as the snubber circuits or resonant circuits [7]. Fig. 6 shows idealized waveform of the proposed operating method. With this method, it can easily change alternately buck mode and boost mode operation. When  $V_{\rm in}$  <  $V_{\rm out}$ , as it can be seen from the waveforms, the direction of primary side current of transformer *i* during each on-time of  $Q_1$  and  $Q_2$ , is restricted to avoid the crossing the zero line. Due to the restriction of the change of the direction of the current, the zero-current-switching-on can be realized for Q1 and  $Q_2$ . The ideal analysis has been done for each of buck mode and boost mode operation, respectively. This converter has six operational states in one switching period for each of the buck and boost mode operation, respectively. The elements are treated as ideal in equivalent circuit.

The detailed description of the ideal circuit is revealed in a previous paper [7]. Therefore, only the results are shown in this paper.

# A. Buck Mode Operation in light load

In buck mode, the primary side switches  $Q_1$  and  $Q_2$  are turned-on twice in the period. Firstly,  $Q_1$  and  $Q_2$  are turn-on at t = 0 and  $T_s / 2$ . Secondly, they are turn-off at t = A and  $T_s / 2 + A$ . Thirdly, they are turn-on at  $t = \varphi$  and  $T_s / 2 + \varphi$ . Fourthly, they are turn-off at  $t = T_s / 2$  and  $T_s$ .

A is calculated as

$$A = \frac{V_i - V_o}{V_i + V_o} (\frac{1}{2}T_s - \varphi).$$
 (2)

## B. Boost Mode Operation in light load

In boost mode, the secondary side switches  $Q_3$  and  $Q_4$  are turned-on twice in the period. Firstly,  $Q_3$  and  $Q_4$  are turn-on at  $t = \varphi$  and  $T_s / 2 + \varphi$ , respectively. Secondly, they are turn-



off at t = B and  $T_s / 2 + B$ . Thirdly, they are turn-on at  $t = T_s / 2$  and 0. Fourthly, they are turn-off at  $t = T_s / 2 + \varphi$  and B.

B is calculated as

$$B = \frac{2V_o}{V_o - V_i} \varphi. \tag{3}$$

## C. Output power control in light load

The ideal analysis for both of buck and boost mode operation can be done in uniformly. For the ideal analysis result, the output power  $P_0$  can be obtained as

$$P_o = \frac{2X^2}{T_s L} \cdot \left| \frac{V_i + V_o}{V_i - V_o} \right| \cdot V_i V_o.$$

$$\tag{4}$$

In buck mode, X = A, and in boost mode,  $X = \varphi$ .

#### D. Output Power control in heavy load

In the light load, with the output power increasing, the periods of which all switches turned OFF ( $A \sim \varphi, \pi + A \sim \pi + \varphi, B \sim \pi, \pi + B \sim 2\pi$ ) becomes shorter. The periods, equal to zero seconds, it is the boundary between light load and heavy load. Therefore, in the heavy load condition, the only conventional phase-shift operation is active. From the results, it can be seen that it is possible to control the output power seamlessly despite of the load condition. Relationship  $\varphi$  and  $P_0$  of conventional and proposed operation is shown in Fig. 7.

## E. Pulse generating method

Fig. 8 and Fig. 9 show the generating mechanism of proposed drive signal. As mentioned above, the gate signal is the combination of the phase shift signal and the masked signal. The mask width is calculated and controlled by Eq. (2) and (3), respectively.

#### V. LOSS INCLUDED ANALYSIS OF CONVENTIONAL OPERATION

The loss included analysis of conventional operation is shown in a previous paper [8]. Therefore, only the results are



Figure 6. Idealized wave form for proposed operating at the light load: (a) buck mode; (b) boost mode.



Figure 7.  $\varphi$  - *P*o (conventional operation and proposed operation).



Figure 8. Masked drive signal generating mechanism.

shown in this paper. Output power including the loss is

$$P_{o} = \frac{V_{in}V_{out}}{2}\varphi \left(1 - \frac{\varphi}{\pi}\right) \left[\frac{V_{o}/V_{i}+1}{\omega L + r_{loss}\varphi} - \frac{V_{o}/V_{i}-1}{\omega L + r_{loss}(\pi - \varphi)}\right].$$
 (5)

#### VI. LOSS INCLUDED ANALYSIS OF PROPOSED OPERATION

To analyze the characteristics of the circuit, Extended State-Space Averaging Method [9] is applied. The analysis has been done for each of buck mode and boost mode operation, respectively. In order to simplify the loss analysis, loss is defined as  $r_{\text{loss.}}$ 

#### A. Buck Mode Operation

Equivalent circuits corresponding to each state in buck mode operation are shown in Fig. 10, where  $\hat{v}_o$  is the lowfrequency component of  $V_o$ .  $D_a = A - 0$ ,  $D_b = \varphi - A$ ,  $D_c = \pi - \varphi$  in Fig. 6 (a). For ease of analysis, the calculation has been performed in a half of the switching period because of the symmetric behavior of the circuit.

For analysis, solving for  $i_{\rm L}$  and  $i_{\rm c}$ , for  $0 \le t \le A$  (state 1)

$$i_{L} = \frac{(V_{i} + \hat{v}_{0})t}{L + r_{loss}t} + \frac{L}{L + r_{loss}t}i(0)$$
(6)

$$i_c = -i_L - \frac{\hat{v}_o}{R_L} \tag{7}$$

for  $A \le t \le \varphi$  (state 2)

$$i_L = 0 \tag{8}$$



Figure 9. Mask signal generating mechanism by PWM peripheral in DSP.

$$i_C = -i_L - \frac{\hat{v}_o}{R_I} \tag{9}$$

for  $\varphi \leq t \leq \pi$  (state 3)

$$i_{L} = \frac{(V_{i} - \hat{v}_{0})\{t - (D_{a} + D_{b})T_{s}\}}{L + r_{loss}\{t - (D_{a} + D_{b})T_{s}\}}$$
(10)

$$i_C = i_L - \frac{\hat{v}_o}{R_L}.$$
 (11)

From Fig. 6, it is clear that  $D_a + D_b + D_c = 1/2$ ,

 $i_{\rm L}(0) = -i_{\rm L}(\pi)$  and  $i_{\rm L}(A) = 0$ . Using the preceding relationships,

$$i_{L}(0) = -i_{L}(\pi) = -\frac{(V_{i} + \hat{v}_{0})D_{a}T_{s}}{L}$$
(12)

and

$$D_{c} = \frac{V_{i} + v_{o}}{V_{i} - \hat{v}_{o} - 2D_{a}T_{s}\hat{v}_{o}r_{loss} / L} D_{a}.$$
 (13)

The average value of *v* in each state is calculated with

$$i_{c_{ave1}} = -\frac{1}{2} \frac{(V_i + \hat{v}_0) D_a T_s}{L} - \frac{\hat{v}_o}{R_L}$$
(14)

$$i_{c_ave2} = -\frac{\hat{v}_o}{R_I} \tag{15}$$

$$i_{c_{ave3}} = -\frac{1}{2} \frac{(V_i + \hat{v}_0) D_a T_s}{L} - \frac{\hat{v}_o}{R_L}.$$
 (16)

Hence,



(c) state 3 Figure 10. Equivalent circuit of buck mode operation: (a) state 1; (b) state 2; (c) state 3.











(c) state 3 Figure 11. Equivalent circuit of boost mode operation: (a) state 1; (b) state 2; (c) state 3.

$$\overline{i_{c}} = 2(i_{c\_ave1} \times D_{a} + i_{c\_ave2} \times D_{b} + i_{c\_ave3} \times D_{c})$$
  
$$= \frac{2D_{a}^{2}T_{s}}{L} \cdot \frac{(V_{i} + \hat{v}_{o})(V_{i} - \hat{v}_{o}D_{a}T_{s}r_{loss} / L)}{(V_{i} - \hat{v}_{o})} - \frac{\hat{v}_{o}}{R_{L}}.$$
 (17)

The results of static characteristics are obtained by letting  $d\hat{v}_a / dt = 0$ , therefore

$$\overline{i_c} = C \frac{d\hat{v}_o}{dt} = 0 \tag{18}$$

$$P_{o} = \frac{2D_{a}^{2}T_{s}}{L} \cdot \frac{(V_{i} + V_{o})(V_{i}V_{o} - V_{o}^{2}D_{a}T_{s}r_{loss}/L)}{(V_{i} - V_{o})}.$$
 (19)

Using  $D_a T_s = A$ ,

$$P_{o} = \frac{2A^{2}}{T_{s}L} \cdot \frac{(V_{i} + V_{o})(V_{i}V_{o} - V_{o}^{2}D_{a}T_{s}r_{loss}/L)}{(V_{i} - V_{o})}$$
(20)

where

$$A = \frac{(V_i - V_o)(T_s / 2 - \varphi)}{V_i + V_o + 2V_o(T_s / 2 - \varphi)r_{loss} / L}.$$
 (21)

# B. Boost Mode Operation

Equivalent circuits corresponding to each state in boost mode operation are shown in Fig. 11 For analysis, equation is formularized for each state.  $D_a = \varphi - 0$ ,  $D_b = B - \varphi$ ,  $D_c = \pi - B$  in Fig. 6 (b).

For 
$$0 \le t \le \varphi$$
 (state 1)

$$i_L = \frac{(V_i + \hat{v}_0)t}{L + r_{loss}t}$$
(22)

$$i_C = -i_L - \frac{\hat{v}_o}{R_L} \tag{23}$$

for  $\varphi \leq t \leq B$  (state 2)

$$i_{L} = \frac{(V_{i} - \hat{v}_{0})(t - D_{a}T_{s})}{L + r_{loss}(t - D_{a}T_{s})} + \frac{L}{L + r_{loss}(t - D_{1}T_{s})}i(D_{a}T_{s})$$
(24)

$$i_C = i_L - \frac{v_o}{R_L} \tag{25}$$

for  $B \le t \le \pi$  (state 3)

$$i_L = 0 \tag{26}$$

$$i_C = -\frac{v_o}{R_L}.$$
(27)

From Fig. 6, it is clear that  $D_a + D_b + D_c = 1/2$ , and  $i_L(B) = 0$ . Using the preceding relationships

$$D_{b} = -\frac{(V_{i} + \hat{v}_{o})}{(V_{i} - \hat{v}_{o})(1 + D_{a}T_{s}r_{loss}/L)}D_{a}.$$
 (28)

Hence,

$$\overline{i_c} = -\frac{2D_a^2 T_s}{L} \cdot \frac{(V_i + \hat{v}_o)}{(V_i - \hat{v}_o)} \cdot \frac{\{V_i + (V_i - \hat{v}_o)D_a T_s r_{loss} / 2L\}}{(1 + D_a T_s r_{loss} / L)^2} - \frac{\hat{v}_o}{R_L}.$$
 (29)

The results of static characteristics are obtained by letting  $d\hat{v}_a / dt = 0$ , therefore

$$P_{o} = \frac{2(D_{a}T_{s})^{2}}{T_{s}L} \cdot \frac{(V_{i} + V_{o})}{(V_{i} - V_{o})} \cdot \frac{\{V_{i}V_{o} + V_{o}(V_{i} - V_{o})D_{a}T_{s}r_{loss}/2L\}}{(1 + D_{a}T_{s}r_{loss}/L)^{2}}.$$
(30)

Using 
$$D_a T_s = \varphi$$
  
 $P_o = \frac{2\varphi^2}{T_s L} \cdot \frac{(V_i + V_o)}{(V_i - V_o)} \cdot \frac{\{V_i V_o + V_o (V_i - V_o)\varphi r_{loss} / 2L\}}{(1 + \varphi r_{loss} / L)^2}.$  (31)

B is calculated as

$$B = (D_a + D_b)T_s = \frac{-2V_o - (V_i - V_o)\varphi r_{loss} / L}{(V_i - V_o)(1 + D_a T_s r_{loss} / L)}\varphi.$$
 (32)

## VII. EXPERIMENTAL RESULTS

In order to select the value of  $r_{\text{loss}}$ , we perform some experiments with the prototype circuit. The main circuit is DAB dc-dc converter without additional circuits like snubber circuit. We had closed loop operation experiments with DSP TI TMS320F28335. Experimental parameters are shown in Table I. Dead time of each switch is 1µs.

## A. Surge Reduction

 $v_{CE}$  (Q<sub>3</sub>) (50V/div)

 $i_{\rm C}$  (Q<sub>3</sub>)

(10A/div)

Fig. 12 shows the waveform of the corrector-emitter voltage and the corrector current of the low voltage side bridge of the buck converter. Fig. 12(a) shows the result of the conventional operation and Fig. 12(b) shows the result of the proposed operation. Comparing with these results, it can be seen that 99% of voltage surges and 100% of current serge of reduction.

Fig. 13 shows the waveform of the boost converter. Comparing with these results, it can be seen that 99% of voltage surges of reduction and 100% of current serge of reduction.

# *B. Power efficiency*

Fig. 14 and Fig. 15 show the comparison of the current waveforms of  $i_{\rm L}$  in the condition of the regulated output voltage. From the results, it can be seen that the amount of the  $i_{\rm L}$ 

TABLE I. SPECIFICATION OF DAB DC-DC CONVERTER

| Item                                                     | Symbol          | Specification         |
|----------------------------------------------------------|-----------------|-----------------------|
| Transformer                                              |                 |                       |
| 1) Turns ratio                                           | Α               | 1:1                   |
| 2) Leakage inductance(primary-referred)                  | L               | 110µH                 |
| Converter                                                |                 |                       |
| 1) Rated output power                                    | Po              | 1kW                   |
| 2) Rated input direct voltage                            | Vin             | 150V                  |
| 3) Rated output direct voltage                           | Vout            | 150V                  |
| 4) Switching frequency                                   | $f_{\rm s}$     | 20kHz                 |
| 5) Absolute maximum ratings of<br>IGBT collector-emitter | $v_{\rm CE}$    | 600V                  |
| 6) On resistance of IGBT                                 | r <sub>t</sub>  | $50 \mathrm{m}\Omega$ |
| 7) Absolute maximum ratings of diode                     | i <sub>F</sub>  | 30A                   |
| 8) Forward voltage of diode                              | $v_{\rm F}$     | 0.8V                  |
| 9) Recovery time of diode                                | t <sub>rr</sub> | 0.1µs                 |



(a) the conventional operation (b) the proposed operation Figure 12. The waveforms in buck mode: (a) the conventional operation ( $V_{in}=200V$ ,  $V_{out}=150V$ ,  $P_o=504W$ ); (b) the proposed operation. ( $V_{in}=200V$ ,  $V_{out}=150V$ ,  $P_o=502W$ )



Figure 13. The waveforms in boost mode: (a) the conventional operation  $(V_{in}=100V, V_{out}=150V, P_o=687W)$ ; (b) the proposed operation.  $(V_{in}=100V, V_{out}=150V, P_o=686W)$ 

of the can be decreased with the proposed operation. With these results, the ohmic loss at the parasitic resistor is also decreased. Fig. 16 shows the power efficiency results for the both of the conventional and the proposed operation. It can be seen that the power efficiency of buck mode can be apparently improved by up to 37% using the proposed operation at 100W as shown in Fig. 16 (a). It can be seen that the power efficiency of boost mode can be apparently improved by up to 30% at 100W as shown in Fig. 16 (b).

## C. Estimating the Value of Loss

Fig. 17 shows  $\varphi - P_o$  of analysis and experimental results. For the analysis,  $r_{\rm loss}$  is estimated.  $r_{\rm loss}$  is set  $1.5\Omega$  for the conventional operation and  $r_{\rm loss}$  is set  $0.5\Omega$  for the proposed operation. This difference of  $r_{\rm loss}$  is due to the differences of the current path. Using these  $r_{\rm loss}$  values for both of them, differences between loss including analysis and experimental results are 10% or less in more than 100W. In less than 100W, error is greater than 10% because of measuring preci-



Figure 14. The comparison of the current waveforms of  $i_{\rm L}$ : (a) the conventional operation ( $V_{\rm in}$ =100V,  $V_{\rm out}$ =150V,  $P_0$ =200W); (b) the proposed operation ( $V_{\rm in}$ =100V,  $V_{\rm out}$ =150V,  $P_0$ =200W).



(a) the conventional operation



Figure 15. The comparison of the current waveforms of  $i_{\rm L}$ : (a)the conventional operation ( $V_{\rm in}$ =200V,  $V_{\rm out}$ =150V,  $P_{\rm o}$ =200W); (b) the proposed operation ( $V_{\rm in}$ =200V,  $V_{\rm out}$ =150V,  $P_{\rm o}$ =191W).



Figure 16. Power efficiency: (a) buck mode ( $V_{in}=200V$ ,  $V_{out}=150V$ ); (b) boost mode ( $V_{in}=100V$ ,  $V_{out}=150V$ ).



Figure 17.  $\varphi$  -  $P_o$  (analysis and experimental results).

sion. The results revealed that the analysis can be used to design the circuit.

# D. Compensation for floating terminalof transformer

There is a state that the terminal of the transformer is open in the proposed operation. As the control option, it is possible to avoid the opening of the transformer by reducing the OFF time (A ~  $\phi$ , B ~  $\pi$ ). One of the examples is shown in Fig. 18.

# VIII. CONCLUSION

By the analysis of the circuit operation and the some experiments, the validation of the proposed operation for DAB dc-to-dc converter is revealed. Applying the two modes which are proposed operation in light load and conventional operation in heavy load, the circuit can be operated in the full load range. The operation method with digital operation can reduce switching surges without other circuits like snubber circuit. From the experiment results, the 99% of the maximum voltage surge reduction and 100% of the maximum current serge reduction at the light load is confirmed. Furthermore, due to the surge reduction method, 37% maximum power efficiency improvement can be confirmed at light load.



Figure 18. operation by reducing the OFF time.  $(V_{in}=100V, V_{out}=150V, P_o=200W)$ 

Furthermore  $P_{\rm o}$  can be assumed with loss included analysis. Using  $r_{\rm loss} = 1.5\Omega$  at conventional operation and  $r_{\rm loss} = 0.5\Omega$  at proposed operation, differences between loss including analysis and experimental results are 10% or less in more than 100W.

## ACKNOWLEDGMENT

The authors would like to thank Mr. Shohei Iwasaki, technical staff, and Mr. Shun Nagata, Graduate Student, of Nagasaki University for the various technical assistances.

#### REFERENCES

- Mustansir H. Kheraluwala, Randal W. Gascoigne, Deepakraj M. Divan, and Eric D. Baumann, "Performance characterization of a high-power dual active bridge dc-to-dc converter," IEEE Trans. Industry Applications, vol.28, NO.6, pp. 1294-1301, Nov. / Dec. 1992
- [2] Shigenori Inoue and Hirofumi Akagi, "A bidirectional isolated dc-dc converter as a core circuit of the next-generation medium-voltage power conversion system," IEEE Trans power Electron., vol.22, no.2, pp. 535-542, Mar. 2007.
- [3] M. Pavlovsky, S. W. H. de Hann, and J. A. Ferreira, "Concept of 50kW DC/DC converter based on ZVS, quasi-ZCS topology and integrated thermal and electronic design," 2005 European Conference on Power Electronics and Applications.
- [4] Toshiro Hirose, Keisuke Nishimura, Takayuki Kimura, and Hirofumi Matsuo, "An AC-link Bidirectional DC-DC Converter with Synchronous Rectifier," in Proc. IECON, Nov. 2010.
- [5] Rik W. A. A. De Doncker, Deepkraj M. Divan, and Mustansir H. Kheraluwala, "A Three-Phase Soft-Switched High-Power-Density dc/dc Converter for High-Power Applications," IEEE Trans. Industry Applications, vol.27, NO.1, pp.63-73, Jan. / Feb. 1991
- [6] N. Schibli, "Symmetrical multilevel converters with two quadrant DCDC feeding," Ph.D. dissertation, Swiss Federal Institute of Technology Lausanne (EPFL), 2000.
- [7] Mika Takasaki, Yoichi Ishizuka, Tamotsu Ninomiya, Yutaka Furukawa, and Toshiro Hirose, "A Power Efficiency Improvement Technique for A Bi-Directional Dual Active Bridge DC-DC Converter at light load," Epe 2013 unpublished.
- [8] Shun Nagata, Mika Takasaki, Kazuhide Domoto, Toshiro Hirose, and Yoichi Ishizuka, "A static characteristic analysis and high efficient technique of the light load condition of Bi-Directional Dual Active Bridge DC-DC Converter," IEICE EE, unpublished.
- [9] Tamotsu Ninomiya, Masatoshi Nakahara, Toru Higashi, and Koosuke Harada, "A Unified Analysis of resonant Converters," IEEE Trans. Industry Applications, vol.27, NO.1, pp.63-73, Jan. / Feb. 1991